## RUTGERS UNIVERSITY

## Department of Electrical and Computer Engineering 16:332:574 CAD Digital VLSI Design Assignment VII

Assigned: November 20, 2006 Due December 4, 2006

**Reading Assignment:** Read the Cadence tools operation manual for Silicon Ensemble and attend the Silicon Ensemble tutorial.

No collaboration is permitted on this assignment. Your work must be your own.

1. (Standard Cell Place-and-Route for an ALU.) Design a layout implementing an 8-bit ALU with ripple carries using Standard Cell place-and-route. The ALU has two control bits, SEL[0:1], and pattern 00 causes it to ADD the A bus to the B bus, producing an 16-bit result on the C bus. Pattern 01 instead computes C ← A ∧ B (the ∧ operator is a bitwise AND operator, with the result stored in the 8 LSBs of the C bus with the 8 MSBs cleared to 0), pattern 10 computes C ← A × B, and pattern 11 is a NOP, which leaves C in the high impedance state. The ALU is combinational hardware, and produces a 1 on the C\_OUT bit if an operation is done and produces a carry or borrow out. If C == 0 when an operation is done, the ALU produces ZERO ← 1, otherwise ZERO ← 0. The ALU takes a C\_IN bit as an input carry or borrow into the least significant bit position. The A and B busses are 8 bits, but the C bus is 16 bits to allow full representation of the product from a multiplication.

Describe this circuit using the Verilog hardware description language, do a logic simulation of the description using Verilog-XL, automatically create a layout for the module using Cadence  $Silicon\ Ensemble$ , extract the equivalent circuit from the layout, and produce a Spectre analog simulation of the layout. This homework assignment will teach you how to quickly and automatically generate a chip layout from Verilog. Use the TSMC 0.25  $\mu m$  process for this assignment, because that is the process that has the standard cell place-and-route library available.